功率选通
时钟选通
睡眠模式
门控
计算机科学
电子工程
乘数(经济学)
低功耗电子学
超大规模集成
功率(物理)
电子线路
时钟信号
电气工程
时钟偏移
工程类
晶体管
电压
物理
功率消耗
生理学
宏观经济学
量子力学
经济
生物
作者
Mohit Kumar Saini,Siddharth Shringi,Abhijit Asati
标识
DOI:10.1109/caps52117.2021.9730489
摘要
The design of microelectronic power management circuits offering low power in sleep mode without degrading the performance in normal mode is stringent requirement for electronic systems design for IoT and other low power VLSI applications. The retention flip-flops are used to retain the state of a power gated combinational circuit when it enters in the SLEEP mode. In this research a improved technique to integrate power gating, data retention with additional clock gating is proposed. Further, we have analyzed power gating operation of a 4×4 array multiplier circuit with state retention in SLEEP mode along with additional clock gating operation for 32 nm and 45 nm technology nodes. The power saving analysis of a multiplier with power gating technique considering the sleep activity factor and data input frequency is also presented.
科研通智能强力驱动
Strongly Powered by AbleSci AI