异步通信
计算机科学
晶体管计数
超大规模集成
功率(物理)
晶体管
微控制器
时钟频率
电子工程
低功耗电子学
电子线路
功率消耗
炸薯条
电气工程
计算机硬件
嵌入式系统
工程类
电压
电信
物理
量子力学
作者
Ajeet Thakur,Rajesh Mehra
标识
DOI:10.1109/icpeices.2016.7853183
摘要
A very high speed, power and area efficient asynchronous and synchronous up/down counter is required in many applications viz. digital memories, ADCs, DACs, microcontroller circuits, frequency dividers, frequency synthesizer etc. Lower area, high speed and low power consumption may met by reducing size of hardware. Hence as the applications are increasing, demand for smaller size and longer life batteries increases This paper derives area, power and speed efficient structure for 3-bit asynchronous up counter for VLSI designing as the size of chip is reducing day by day. As demonstrated in this paper that by using proposed flip flop for the designing of 3-bit asynchronous up counter, number of transistor count is reduced by 69.56%, power is reduced by 46.05% and speed is increased by 49.8% compare to conventional design.
科研通智能强力驱动
Strongly Powered by AbleSci AI