德拉姆
材料科学
接触电阻
光电子学
寄生元件
泄漏(经济)
可扩展性
晶体管
薄脆饼
电子工程
计算机科学
纳米技术
电气工程
工程类
电压
图层(电子)
数据库
经济
宏观经济学
作者
Seonghoon Jeong,Jin-Seong Lee,Jiuk Jang,Jooncheol Kim,Hyun Young Shin,Ji Hun Kim,Joonho Song,D. S. Woo,Jeong‐Hoon Oh,Jooyoung Lee
标识
DOI:10.1109/irps48203.2023.10118270
摘要
The component of cell parasitic resistance at sub-20nm 4th generation DRAM cell transistor is investigated. To evaluate the cell characteristics, the Gate Buried Contact (GBC) to Active contact formation method with varied dopant concentrations was studied. We have discovered a scalable methodology that simultaneously reduces parasitic resistance and leakage with regard to Gate Induced Drain Leakage (GIDL). Also, we proved the importance of interface quality of Direct Contact on Cell (DCC) in order to reduce the parasitic resistance. The failure analysis is conducted by segmenting the resistance with Test Element Groups (TEGs) at wafer level. And the process windows and local variations from fabricated devices are electrically verified by core failure analysis. Through this investigation, we proposed the scalable methodology that can sustain generational scalability of DRAM.
科研通智能强力驱动
Strongly Powered by AbleSci AI