抖动
量化(信号处理)
计算机科学
校准
CMOS芯片
嵌入式系统
计算机硬件
并行计算
电子工程
算法
工程类
数学
电信
统计
作者
Taesik Na,Yong Shim,Indal Song,Kim Jeong-Kyoum,Seok-Hun Hyun,Jun-Bae Kim,Jung-Hwan Choi,Chi-Wook Kim,Jung-Bae Lee,Jongwan Choi
出处
期刊:Symposium on VLSI Circuits
日期:2013-06-12
摘要
This paper describes DLL architecture and ZQ calibration method for 30nm 1.2V 4Gb 3.2Gb/s/pin DDR4 SDRAM. Proposed DLL consists of one DLL with CML DCDL and another DLL with CMOS DCDL which tracks first one for low jitter and low power characteristics. Quantization error minimized (QEM) ZQ calibration is proposed for better signal integrity and yield improvement. The implemented DLL dissipates 6.5mW from a 1.2-V supply. Output jitter is 2.99 psrms with all high data, single bank read pattern and 7.75 psrms with random data, all bank interleaved read pattern. Despite 100 times of ZQ calibration, measured mismatch between pull up and pull down (MMPuPd) over all DQs is under 2 %.
科研通智能强力驱动
Strongly Powered by AbleSci AI