计算机科学
架空(工程)
自动测试模式生成
嵌入式系统
测试设计
多路复用
压缩(物理)
测试压缩
计算机硬件
工程类
电子线路
可靠性工程
电信
材料科学
电气工程
复合材料
可测试性
操作系统
作者
Krishna Chakravadhanula,Vivek Chickermane,D. Pearl,Atul Garg,Ravi khurana,Subhasish Mukherjee,P. Nagaraj
标识
DOI:10.1109/test.2013.6651897
摘要
IP cores that are embedded in SoCs usually include embedded test compression hardware. When multiple cores are embedded in a SoC with limited tester-contacted pins, there is a need for a structured test-access mechanism (TAM) architecture that allows compressed test data stimuli and responses to be efficiently distributed to the embedded cores. This paper presents SmartScan, a TAM architecture that is based on time-domain multiplexing of compressed data. Results on industrial designs show that high quality compressed ATPG patterns can be efficiently re-applied in a very low-pin SoC test environment with very low overhead.
科研通智能强力驱动
Strongly Powered by AbleSci AI