直接数字合成器
频率合成器
锁相环
CMOS芯片
电子工程
相位噪声
工程类
脉冲宽度调制
电气工程
计算机科学
电压
作者
Arijit Karmakar,Valentijn De Smedt,Paul Leroux
出处
期刊:Synthesis lectures on engineering, science, and technology
[Morgan & Claypool]
日期:2023-10-12
卷期号:: 105-117
标识
DOI:10.1007/978-3-031-40620-1_7
摘要
This chapter is focused on the design and development of a radiation-hardened, wide-band, low phase-noise fractional-N all-digital phase-locked-loop (ADPLL)-based frequency synthesizer for clock and pulse-width-modulated (PWM) signal generation. The prototype of the frequency synthesizer is implemented using a commercial 65 nm CMOS technology. The synthesizer features LVDS, LVCMOS, and PWM outputs and is targeted for use in various application areas as in space, nuclear power plants, and HEP experiments, and therefore hardened with respect to both TID and SEEs (SELs, SEUs, and SETs). The project is planned, designed, and implemented as a part of an industrial collaboration between the ADVISE research group of KU Leuven and MAGICS Technologies and funded by the European Space Agency (ESA). The fully integrated ADPLL comprises a Digitally Controlled Oscillator (DCO), Multi-Modulus Divider (MMD), Time-to-Digital Converter (TDC), digital loop filter, output dividers, buffers along with several bias generating circuits, and digital communication interfaces. I contributed to this project by designing the DCO, MMD, output dividers, and output buffers.
科研通智能强力驱动
Strongly Powered by AbleSci AI