期刊:IEEE Transactions on Circuits and Systems Ii-express Briefs [Institute of Electrical and Electronics Engineers] 日期:2020-03-31卷期号:67 (12): 2923-2927被引量:15
标识
DOI:10.1109/tcsii.2020.2983928
摘要
This brief proposes a novel comparator to greatly increase its comparison speed while not degrading its noise performance. This comparator is well suited for high-speed high-resolution SAR ADCs. Its structure is based on the classic Miyahara's two-stage comparator with the addition of only an extra charge pump. This simple modification greatly accelerates both the second-stage amplification phase and the regeneration phase, leading to significantly increased comparison speed. Meanwhile, the noise performance is not degraded, because the input pair transconductance of the second stage is increased while its integration time is decreased. For fair comparison, both the proposed comparator and the classic Miyahara's comparator are implemented in the same 40nm CMOS process. Measurement results show that the proposed comparator speed is faster by 60% compared with the classic Miyahara's comparator, while the input-referred noise is similar.