计算机科学
嵌入式系统
计算机体系结构
计算机硬件
软件
作者
Davide Giri,Kuan-Lin Chiu,Guy Eichler,Paolo Mantovani,Luca P. Carloni
出处
期刊:IEEE Micro
[Institute of Electrical and Electronics Engineers]
日期:2021-07-01
卷期号:41 (4): 8-14
被引量:2
标识
DOI:10.1109/mm.2021.3073893
摘要
The open-source hardware community contributes a variety of processors and accelerators, but combining them effectively into a complete System-on-Chip (SoC) remains a difficult task. We present a design flow for the seamless hardware and software integration of accelerators into a complete SoC and for its evaluation through rapid FPGA-based prototyping. By leveraging ESP, our open-source platform for agile heterogeneous SoC design, we demonstrate FPGA prototypes of various SoC designs, featuring the NVIDIA Deep Learning Accelerator and the Ariane RISC-V 64-bit processor core.
科研通智能强力驱动
Strongly Powered by AbleSci AI