粘弹性
炸薯条
芯片级封装
可靠性(半导体)
材料科学
集成电路封装
电子包装
压力(语言学)
三维集成电路
电子工程
计算机科学
复合材料
工程类
电信
功率(物理)
物理
语言学
哲学
量子力学
作者
Xiyou Wang,Sicheng Cao,Guangsheng Lu,Daoguo Yang
出处
期刊:Coatings
[MDPI AG]
日期:2022-12-16
卷期号:12 (12): 1976-1976
被引量:1
标识
DOI:10.3390/coatings12121976
摘要
Three-dimensional-stacked packaging technology is widely used in memory chip packaging, which can greatly increase the utilization ratio of the packaging area. However, problems with the reliability of 3D-stacked packaging are also becoming more and more serious. In this paper, first, a dynamic mechanical analyzer is used to obtain the EMC viscoelasticity parameters. Then, the influence trend of different factors, such as EMC, die bond material and chip, on the performance of the memory chip 3D-stacked packaging under a fixed temperature cyclic loading condition is explored by the FE method.
科研通智能强力驱动
Strongly Powered by AbleSci AI