逐次逼近ADC
CMOS芯片
功勋
有效位数
电容器
电子工程
比较器
物理
奈奎斯特频率
奈奎斯特-香农抽样定理
电气工程
计算机科学
工程类
光电子学
电压
滤波器(信号处理)
作者
Chun-Cheng Liu,Che-Hsun Kuo,Ying-Zu Lin
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2015-11-01
卷期号:50 (11): 2645-2654
被引量:117
标识
DOI:10.1109/jssc.2015.2466475
摘要
This paper presents a low-cost successive approximation register (SAR) analog-to-digital converter (ADC) for IEEE 802.11 ac applications. In this paper, a binary-scaled recombination capacitor weighting method is disclosed. The digital sub-blocks in this ADC are composed of standard library logic cells. The prototype is fabricated in a 1P8M 20 nm CMOS technology. At 0.9 V supply and 160 MS/s, the ADC consumes 0.68 mW. It achieves an SNDR of 57.7 dB and 57.13 dB at low and Nyquist input frequency, respectively, resulting in figures of merit (FoMs) of 6.8 and 7.3 fJ/conversion-step, respectively. At 1 V supply and 320 MS/s, the ADC consumes 1.52 mW. It achieves an SNDR of 57.1 dB and 50.89 dB at low and Nyquist input frequency, respectively, resulting in FoMs of 8.1 and 16.5 fJ/conversion-step, respectively. The ADC core only occupies an active area of 33 μm×35μm.
科研通智能强力驱动
Strongly Powered by AbleSci AI