晶体管
材料科学
光电子学
可靠性(半导体)
缩放比例
硅
纳米尺度
绝缘体上的硅
硅锗
MOSFET
工程物理
纳米技术
电气工程
物理
工程类
电压
功率(物理)
几何学
数学
量子力学
作者
Michael Waltl,G. Rzepa,Alexander Grill,Wolfgang Goes,J. Franco,B. Kaczer,Liesbeth Witters,Jérôme Mitard,Naoto Horiguchi,Tibor Grasser
标识
DOI:10.1109/ted.2017.2686454
摘要
The susceptibility of conventional silicon p-channel MOS transistors to negative bias temperature instabilities (NBTIs) is a serious threat to further device scaling. One possible solution to this problem is the use of a SiGe quantum-well channel. The introduction of a SiGe layer, which is separated from the insulator by a thin Si cap layer, not only results in high mobilities but also superior reliability with respect to NBTI. In part one of this paper, we provide experimental evidence for reduced NBTI by thoroughly studying single traps in nanoscale devices. In this paper, we present detailed TCAD simulations and employ the four-state nonradiative multiphonon model to determine the energetical and spatial positions of the identified single traps. The found trap levels agree with the defect bands estimated in large-area devices. Our conclusions are also supported by the observation of similar activation energies for defects present in transistors of various device geometries. From the calibrated TCAD simulations data, an impressive boost of the time-to-failure for the SiGe transistor can be predicted and explained.
科研通智能强力驱动
Strongly Powered by AbleSci AI