材料科学
三维集成电路
电介质
热导率
足迹
生产线后端
堆栈(抽象数据类型)
集成电路
光电子学
热的
散热片
热传导
电子线路
热阻
导电体
电子工程
计算机科学
电气工程
复合材料
工程类
古生物学
气象学
物理
程序设计语言
生物
作者
D. Rich,Anna Kasperovich,Mohamadali Malakoutian,Robert M. Radway,Shiho Hagiwara,Takahide Yoshikawa,Srabanti Chowdhury,Subhasish Mitra
标识
DOI:10.1109/dac56929.2023.10247815
摘要
We address the thermal challenge of ultra-dense 3D (e.g., monolithic 3D) integrated circuits with multiple high-speed computing engines in the 3D stack. We present a new thermal scaffolding approach achieved through a combination of (1) new Back-End-of-Line (BEOL)-compatible dielectric materials for simultaneous high thermal conductivity and low dielectric constant, (2) new 3D physical co-design of BEOL dielectrics with thermal metal structures for uniform heat conduction with minimal metal insertion overhead, and (3) previous, experimentally demonstrated heatsink advances. Physical designs of thermal scaffolding enable 12-tier 7nm ultra-dense 3D IC with max temperatures ≤125 degrees Celsius: an iso-footprint, iso-delay, 4x improvement in stacked tiers.
科研通智能强力驱动
Strongly Powered by AbleSci AI