锁相环
节奏
压控振荡器
工艺角
计算机科学
相位噪声
分频器
电子工程
集成电路设计
时钟频率
千兆位
电气工程
电压
炸薯条
集成电路
CMOS芯片
嵌入式系统
电信
工程类
操作系统
作者
Rachana Ahirwar,Hemant Kumar Shankhwar,Gaurav Kaushal,Manisha Pattanaik,Pankaj Srivastava
标识
DOI:10.1109/iatmsi56455.2022.10119339
摘要
The requirement for rapid, reliable computing has grown as the semiconductor industry has progressed and the process technology has scaled. The demand for high-processing, low power integrated circuits (ICs) are growing all the time as a result, the need of wireless and wire line communication systems for large data rates have grown to the multi-gigabit per second level. The current study focuses on the design of the PLL system in the Cadence Virtuoso analog design environment tool utilizing the SCL 180nm manufacturing technology (scl pdk 180 nm). A single-ended voltage control oscillator is selected for its superior performance like small chip size, low power consumption, and wide frequency range. In the Cadence Virtuoso tool, the Spectre simulator is used to verify the result of the simulations. The proposed PLL has achieved an output frequency of 7.2 GHz, and power consumption of 3.09 mW. Further jitters, phase noise, and spur are reduced and then compared to the recently reported paper.
科研通智能强力驱动
Strongly Powered by AbleSci AI