无杂散动态范围
逐次逼近ADC
洗牌
校准
电容器
计算机科学
CMOS芯片
电子工程
计算机硬件
数学
工程类
电气工程
电压
统计
程序设计语言
作者
Zihao Du,Bingbing Yao,Wenli Xu,Xiaopan Wang,Hui Hu,Lei Qiu
出处
期刊:IEEE Transactions on Circuits and Systems Ii-express Briefs
[Institute of Electrical and Electronics Engineers]
日期:2023-03-06
卷期号:70 (8): 2789-2793
被引量:5
标识
DOI:10.1109/tcsii.2023.3252675
摘要
This brief presents a 16-bit successive approximation register (SAR) analog-to-digital converter (ADC) with input- signal-independent background calibration. A serial double conversion (SDC) method with second MSB decisions skipped is proposed to perform A/D conversion and background calibration simultaneously, with only one ADC and little extra time. Deep and input-signal-independent calibration is achieved with the proposed optimized segmentation and shuffling (OSAS) scheme, which uses customized shuffling and paired-swapping to inject only the weight error of DAC capacitors into the residue, including the bridge capacitor. In addition, by making the shuffling process more flexible, the OSAS scheme speeds up the convergence of calibration. The proposed calibration is experimentally validated on a prototype 16-bit SAR ADC fabricated in 180-nm CMOS technology, demonstrating an SFDR and SNDR improvement of 30.2 dB and 25.3 dB at 1-MS/s, respectively, and the calibration converged after only 3,000 samples.
科研通智能强力驱动
Strongly Powered by AbleSci AI