计算机科学
并行计算
超长指令字
互连
延迟(音频)
现场可编程门阵列
多路复用
计算机体系结构
嵌入式系统
计算机网络
电信
作者
Stephen Friedman,Allan Carroll,Brian Van Essen,Benjamin Ylvisaker,Carl Ebeling,Scott Hauck
标识
DOI:10.1145/1508128.1508158
摘要
In this paper we present SPR, a new architecture-adaptive mapping tool for use with Coarse-Grained Reconfigurable Architectures (CGRAs). It combines a VLIW style scheduler and FPGA style placement and pipelined routing algorithms with novel mechanisms for integrating and adapting the algorithms to CGRAs. We introduce a latency padding technique that provides feedback from the placer to the scheduler to meet the constraints of a fixed frequency device with configurable interconnect. Using a new dynamic clustering method during placement, we achieved a 1.3x improvement in throughput of mapped designs. Finally, we introduce an enhancement to the PathFinder algorithm for targeting architectures with a mix of dynamically multiplexed and statically configurable interconnects. The enhanced algorithm is able to successfully share statically configured interconnect in a time-multiplexed way, achieving an average channel width reduction of .5x compared to non-shared static interconnect.
科研通智能强力驱动
Strongly Powered by AbleSci AI