颠簸
材料科学
焊接
微电子
数码产品
电子包装
倒装芯片
图层(电子)
制作
机械工程
冶金
复合材料
纳米技术
电气工程
工程类
病理
替代医学
医学
胶粘剂
作者
Hoon Cho,Seong Jun Seo,Jang Kyo Kim,Sri Harini Rajendran,Jae U. Jung
出处
期刊:Metals
[MDPI AG]
日期:2021-10-19
卷期号:11 (10): 1664-1664
被引量:7
摘要
With the continuous miniaturization of electronic devices and the upcoming new technologies such as Artificial Intelligence (AI), Internet of Things (IoT), fifth-generation cellular networks (5G), etc., the electronics industry is achieving high-speed, high-performance, and high-density electronic packaging. Three-dimensional (3D) Si-chip stacking using through-Si-via (TSV) and solder bumping processes are the key interconnection technologies that satisfy the former requirements and receive the most attention from the electronic industries. This review mainly includes two directions to get a precise understanding, such as the TSV filling and solder bumping, and explores their reliability aspects. TSV filling addresses the DRIE (deep reactive ion etching) process, including the coating of functional layers on the TSV wall such as an insulating layer, adhesion layer, and seed layer, and TSV filling with molten solder. Solder bumping processes such as electroplating, solder ball bumping, paste printing, and solder injection on a Cu pillar are discussed. In the reliability part for TSV and solder bumping, the fabrication defects, internal stresses, intermetallic compounds, and shear strength are reviewed. These studies aimed to achieve a robust 3D integration technology effectively for future high-density electronics packaging.
科研通智能强力驱动
Strongly Powered by AbleSci AI