微分非线性
比较器
积分非线性
最低有效位
线性
逐次逼近ADC
CMOS芯片
电压
校准
冗余(工程)
有效位数
电子工程
计算机科学
物理
电气工程
工程类
转换器
操作系统
量子力学
作者
Hao Li,Dongsheng Li,Yingxiang Liang,Ang Hu,Zheng Nie,Chengcheng Zhang,Kaiyue Li,Guangda Niu,Liang Gao,Jiang Tang
标识
DOI:10.1016/j.mejo.2023.105919
摘要
This paper presents a novel multi-step single slope analog to digital converter (MS SS ADC). The proposed ADC splits the 12-bit conversion into 3 steps, including 1-bit half section decision, 4-bit coarse conversion, and finally 8-bit fine conversion with 1-bit redundancy. The conversion step is substantially reduced from conventional 4096 to 276. The linearity of the ADC is guaranteed by a stable common mode voltage of the comparator varying only within 31.25 mV. Moreover, two high-accuracy ramp calibration techniques are utilized to correct the current variation in the fine ramp and the slope error between the coarse and fine ramps. A hybrid comparator is utilized in the ADC to save power while maintaining the performance. The ADC is designed and simulated in 0.18 μm CMOS process with 7.5 μm width. The differential nonlinearity and integral nonlinearity of the proposed ADC are reduced from +0.3/-1 LSB and +3.1/-2.55 LSB to +0.3/-0.3 LSB and +1/-0.45 LSB at 61.7 kS/s sample rate by the calibrations.
科研通智能强力驱动
Strongly Powered by AbleSci AI