CMOS芯片
信号(编程语言)
功率消耗
计算机科学
栏(排版)
功率(物理)
电气工程
物理
电子工程
工程类
电信
量子力学
帧(网络)
程序设计语言
作者
Jong-Seok Kim,Jin-O Yoon,Byong‐Deok Choi
出处
期刊:Asia Pacific Conference on Circuits and Systems
日期:2016-10-01
被引量:5
标识
DOI:10.1109/apccas.2016.7804028
摘要
A low-power counter (LPC) for column-parallel CMOS image sensors (CISs) is presented. The proposed LPCs can reduce the number of switching events of D-flip-flop (DFF) in the counter by 50% compared to the traditional counter. The simulation results with 200 MHz of clock signal show that the power consumption of the traditional counter is 55.7 μW, and the proposed LPC is 27.9 μW.
科研通智能强力驱动
Strongly Powered by AbleSci AI