电源抑制比
涟漪
电容器
电气工程
功勋
负荷调节
功率(物理)
材料科学
电子工程
物理
光电子学
工程类
开关电源
电压
量子力学
作者
Sung Justin Kim,Soo Bong Chang,Mingoo Seok
标识
DOI:10.1109/lssc.2021.3070556
摘要
State-of-the-art digital low-dropout regulators (LDOs) have shown competitive dynamic load regulation at a scaled output capacitor size. However, achieving high power-supply-rejection-ratio (PSRR) and small output ripple in a digital LDO remains a challenge. We present a digital LDO targeted for a sub-mW system-on-a-chip, featuring current-source-based power-FETs and hybrid event-/time-driven digital control. The prototype in 65-nm achieves -32-dB PSRR with 126-nA quiescent current, 10.9-mV worst-case output ripple, 58.1 ppm/°C temperature stability, and 0.15-pF dynamic load regulation figure-of-merit (pF-FoM).
科研通智能强力驱动
Strongly Powered by AbleSci AI