多路复用器
CMOS芯片
开关电容器
电气工程
电子工程
功率(物理)
均衡(音频)
计算机科学
电容器
时钟频率
时钟恢复
功率消耗
电信
工程类
电子线路
时钟信号
多路复用
频道(广播)
物理
电压
量子力学
作者
Azita Emami,A. Varzaghani,John F. Bulzacchelli,Alexander V. Rylyakov,Chih-Kong Ken Yang,Daniel Friedman
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2007-04-01
卷期号:42 (4): 889-896
被引量:64
标识
DOI:10.1109/jssc.2007.892156
摘要
A low-power receiver with a one-tap decision feedback equalization (DFE) was fabricated in 90-nm CMOS technology. The speculative equalization is performed using switched-capacitor-based addition at the front-end sample-hold circuit. In order to further reduce the power consumption, an analog multiplexer is used in the speculation technique implementation. A quarter-rate-clocking scheme facilitates the use of low-power front-end circuitry and CMOS clock buffers. The receiver was tested over channels with different levels of ISI. The signaling rate with BER<10 -12 was significantly increased with the use of DFE for short- to medium-distance PCB traces. At 10-Gb/s data rate, the receiver consumes less than 6.0 mW from a 1.0-V supply. This includes the power consumed in all quarter-rate clock buffers, but not the power of a clock recovery loop. The input clock phase and the DFE taps are adjusted externally
科研通智能强力驱动
Strongly Powered by AbleSci AI