薄膜晶体管
CMOS芯片
材料科学
基质(水族馆)
堆栈(抽象数据类型)
电子线路
集成电路
噪音(视频)
晶体管
光电子学
电子工程
纳米技术
计算机科学
图层(电子)
电气工程
工程类
电压
海洋学
图像(数学)
人工智能
地质学
程序设计语言
作者
NULL AUTHOR_ID,NULL AUTHOR_ID,NULL AUTHOR_ID,Na Xiao,Glen Isaac Maciel García,Xiao Tang,NULL AUTHOR_ID,Xiaohang Li
标识
DOI:10.1038/s41928-024-01205-0
摘要
Abstract The monolithic three-dimensional vertical integration of thin-film transistor (TFT) technologies could be used to create high-density, energy-efficient and low-cost integrated circuits. However, the development of scalable processes for integrating three-dimensional TFT devices is challenging. Here, we report the monolithic three-dimensional integration of indium oxide (In 2 O 3 ) TFTs on a silicon/silicon dioxide (Si/SiO 2 ) substrate at room temperature. We use an approach that is compatible with complementary metal–oxide–semiconductor (CMOS) processes to stack ten n-channel In 2 O 3 TFTs. Different architectures—including bottom-, top- and dual-gate TFTs—can be fabricated at different layers in the stack. Our dual-gate devices exhibit enhanced electrical performance with a maximum field-effect mobility of 15 cm 2 V −1 s −1 , a subthreshold swing of 0.4 V dec −1 and a current on/off ratio of 10 8 . By monolithically integrating dual-gate In 2 O 3 TFTs at different locations in the stack, we created unipolar invertor circuits with a signal gain of around 50 and wide noise margins. The dual-gate devices also allow fine-tuning of the invertors to achieve symmetric voltage-transfer characteristics and optimal noise margins.
科研通智能强力驱动
Strongly Powered by AbleSci AI