德拉姆
计算机科学
节点(物理)
过程(计算)
嵌入式系统
晶体管
动态随机存取存储器
逻辑门
计算机硬件
电子工程
电气工程
电压
工程类
半导体存储器
操作系统
结构工程
算法
作者
A. Spessot,Neha Sharan,Hyungrock Oh,R. Ritzenthaler,E. Dentoni Litta,Barry O’Sullivan,Arindam Mallik,A. De Keersgieter,B. Parvais,Yasser Sherazi,Vladimir Machkaoutsan,Cheolgyu Kim,P. Fazan,D. Mocuta,A. Mocuta,Naoto Horiguchi
标识
DOI:10.1109/imw.2018.8388823
摘要
A new platform for Memory periphery device based on FinFET technology is proposed, targeting DRAM technology node 1Y and beyond. Up to 30% power saving is demonstrated at system level with respect to a conventional planar SiON based solution, thanks to an optimized cost-effective process flow (~38% less expensive than equivalent logic flow), compatible with a DRAM technology. This makes the solution perfectly suitable for low power mobile applications or enabling faster server applications. The additional sensing margin can be used to aggressively reduce the analog area (>50%) or to mitigate the process concern on the memory array, paving the way for the introduction of different storage elements. An overview of the device characteristics based on the fabricated hardware is presented, exploring potential knobs to further improve the transistors.
科研通智能强力驱动
Strongly Powered by AbleSci AI