示意图
计算机科学
尺寸
发电机(电路理论)
杠杆(统计)
模拟电子学
忠诚
块(置换群论)
电子工程
设计布置记录
贝叶斯优化
计算机工程
电子线路
电路提取
工程类
等效电路
电气工程
电压
人工智能
数学
功率(物理)
电信
艺术
物理
几何学
量子力学
视觉艺术
作者
Jiangli Huang,Chuyu Wang,Yuyang Yan,Cong Tao,Fan Yang,Changhao Yan,Walter Hu,Dian Zhou,Xuan Zeng
出处
期刊:IEEE Transactions on Circuits and Systems I-regular Papers
[Institute of Electrical and Electronics Engineers]
日期:2023-05-18
卷期号:70 (8): 3280-3293
被引量:3
标识
DOI:10.1109/tcsi.2023.3273593
摘要
In this paper, we propose an analog circuit building block generator, which is composed of a layout-aware analog circuit sizing scheme and an automated analog circuit layout generator. We reformulate the analog circuit sizing problem as a novel constrained multi-objective optimization problem and propose a multi-objective Bayesian optimization scheme that can find multiple different qualified designs. We further leverage a nested multi-fidelity Bayesian optimization method in layout-aware sizing to counterbalance the schematic-level simulation and the expensive post-layout simulation without losing efficiency. The automated layout generator enables the in-loop layout generation, and thus it is possible to find a set of valid post-layout results directly. The experimental results on three real-world analog circuits have demonstrated the efficiency of our proposed approach.
科研通智能强力驱动
Strongly Powered by AbleSci AI