线性
计算机科学
电流(流体)
CMOS芯片
数模转换器
作者
Tao Chen,Georges Gielen
出处
期刊:IEEE transactions on circuits and systems
[Institute of Electrical and Electronics Engineers]
日期:2007-02-01
卷期号:54 (2): 268-279
被引量:52
标识
DOI:10.1109/tcsi.2006.887598
摘要
For a current-steering digital-to-analog converter (DAC) without an extra output stage, the variation of the output voltage will result in the variation of the output delay. These output-dependent delay differences will deteriorate the spurious-free dynamic range (SFDR) of a high-speed high-accuracy DAC, especially when glitches exist. In this paper, a convenient mathematical model is presented to analyze during design the impact of this kind of delay differences on the SFDR. The results are verified by comparison to the results of more detailed simulations. Also the impact of glitches on this effect is demonstrated. Possible solutions to reduce this impact are discussed and summarized
科研通智能强力驱动
Strongly Powered by AbleSci AI