材料科学
钝化
蚀刻(微加工)
硅化物
栅氧化层
光电子学
氧化物
反射计
浅沟隔离
硅
图层(电子)
纳米技术
电气工程
沟槽
冶金
晶体管
时域
工程类
电压
计算机科学
计算机视觉
作者
F. Leverd,L. Loisil,Thorsten Lill,J. Trevor,P. Van Holt,L. Van Autryve,Tamás Varga,Jeff Chinn
标识
DOI:10.1109/asmc.1999.798235
摘要
Results of a tungsten silicide/poly-Si gate etch process based on a Cl/sub 2//NF/sub 3//HBr silicide step are presented. The addition of fluorine to the main etch suppresses the formation of polymers in the reactor chamber. HBr allows the control of the sidewall passivation of the microstructures. A very thin yet robust sidewall layer is desired to achieve ultimate critical dimension (CD) control without sacrificing profile shape. CD microloading (i.e. the difference in the CD bias for nested and isolated lines) is minimized by operating at elevated cathode temperatures. The grain structure of the silicide film determines the roughness of the silicon etch front prior to approaching the gate oxide. In-situ reflectometry and atomic force microscopy have been used to analyse the mechanism of gate oxide texturing and punch through. Reflectometry can be used to predict the exposure of the gate oxide and to switch early enough to a very selective etch step that clears the poly-Si.
科研通智能强力驱动
Strongly Powered by AbleSci AI