备品备件
可扩展性
计算机科学
可用的
炸薯条
重新使用
多核处理器
嵌入式系统
同种类的
可靠性工程
并行计算
工程类
数据库
电信
数学
机械工程
组合数学
万维网
废物管理
作者
Abishek Ramdas,Ozgur Sinanoglu
标识
DOI:10.1109/tcad.2013.2245376
摘要
Scalability, power efficiency, and shorter time to market due to design reuse have favored the adoption of homogeneous multicore chips with identical processing units (cores) integrated together, offering enhanced computational power. Furthermore, chips with identical cores help cope with increasing defect rates in delivering reasonable yield levels via the utilization of spare cores. In this paper, we propose a comparison-based test access mechanism (TAM) that is capable of handling spare identical cores. The proposed TAM guarantees the test of a chip through minimum bandwidth in minimum test time, while ensuring zero yield loss in the presence of spare identical cores, as its design is driven by the number of spare cores on the chip. The proposed solution also enables the identification of all the good cores in usable chips, supporting models where chips are priced based on the number of good cores. Furthermore, we provide a tradeoff analysis that enables the designers to make an informed decision regarding yield loss versus area cost. We also extend the proposed TAM by adding efficient diagnostic features, and adapting it for low-power test.
科研通智能强力驱动
Strongly Powered by AbleSci AI