相位检测器
信号边缘
CPU乘法器
计算机科学
CMOS芯片
电子工程
时钟恢复
时钟发生器
主时钟
时钟信号
抖动
电气工程
物理
重置(财务)
时钟偏移
工程类
电压
数字信号处理
模拟信号
金融经济学
经济
作者
Wenbo Xiao,Qiwei Huang,Hamed Mosalam,Chenchang Zhan,Zhiqun Li,Quan Pan
出处
期刊:IEEE Transactions on Circuits and Systems I-regular Papers
[Institute of Electrical and Electronics Engineers]
日期:2021-10-25
卷期号:69 (2): 634-644
被引量:5
标识
DOI:10.1109/tcsi.2021.3119907
摘要
This paper presents a low power injection-locked oscillator (ILO)-type clock and data recovery (CDR) in 40 nm CMOS. An efficient "phase reset" scheme is proposed to periodically realign the clock phase to the rising edge of data. The frequency information is extracted by comparing the rising edge of the data and the clock after aligning the phase using a bang-bang phase detector (BBPD). Additionally, a low power injection-locked two-stage ring digitally controlled oscillator (ILDCO) is employed to provide four-phase quadrature clock and significantly reduce the power consumption. Based on the proposed architecture, the fabricated CDR consumes only 5.8 mW from a 0.9 V supply, while being able to extract the clock signal from 6.15 to 10.9 Gb/s input data with a measured jitter tolerance (JTOL) of 0.15 UIpp at the highest frequency, indicating that the CDR meets the OC-192 mask. Furthermore, the proposed CDR demonstrates a substantial improvement in the power efficiency of 0.58 pJ/bit.
科研通智能强力驱动
Strongly Powered by AbleSci AI