过采样
锁相环
dBc公司
抖动
相位噪声
压控振荡器
数控振荡器
PLL多位
CMOS芯片
电子工程
电气工程
物理
计算机科学
工程类
变频振荡器
电压
作者
Ji-Hwan Seol,Kyojin Choo,David Blaauw,Dennis Sylvester,Taekwang Jang
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2021-06-28
卷期号:56 (10): 2993-3007
被引量:15
标识
DOI:10.1109/jssc.2021.3089930
摘要
This article presents a low jitter, low power, low reference spur LC oscillator-based reference oversampling digital phase locked loop (OSPLL). The proposed reference oversampling architecture simultaneously offers a low in-band phase noise, a wide-bandwidth, and a low spur. In addition, this article proposes an LC digitally controlled oscillator (DCO) for the proposed OSPLL to achieve a fast frequency update and fine frequency resolution, while its varactor switching timing is set optimally for low jitter using the proposed DCO tuning pulse timing control scheme. The proposed OSPLL was fabricated in a 28-nm CMOS process. The integrated rms jitter of the PLL was measured at 67.1 fs for an output frequency of 4 GHz. The in-band phase noise of the PLL was −129.2 and −132.5 dBc/Hz at 1- and 5-MHz offset frequencies. The measured reference spur of the PLL was −78.1 dBc. Total PLL power consumption was 5.2 mW, resulting in −256.3-dB PLL jitter-power FoM, while occupying 0.17-mm 2 area.
科研通智能强力驱动
Strongly Powered by AbleSci AI