静态随机存取存储器
德拉姆
晶体管
移植
CMOS芯片
动态随机存取存储器
计算机科学
背景(考古学)
电气工程
电子工程
拓扑(电路)
并行计算
嵌入式系统
工程类
计算机硬件
半导体存储器
电压
软件
古生物学
生物
程序设计语言
作者
Robert Giterman,Alexander Fish,Narkis Geuli,Elad Mentovich,Andreas Burg,Adam Teman
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2018-05-08
卷期号:53 (7): 2136-2148
被引量:40
标识
DOI:10.1109/jssc.2018.2820145
摘要
Gain-cell embedded DRAM (GC-eDRAM) is an attractive alternative to traditional static random access memory (SRAM) due to its high-density, low-leakage, and inherent two-ported operation, yet its dynamic nature leads to limited retention time and calls for periodic, power-hungry refresh cycles. This drawback is further aggravated in scaled technologies, where increased leakage currents and decreased in-cell storage capacitances lead to accelerated data integrity deterioration. The emerging approximate computing paradigm utilizes the inherent error-resilience of different applications to tolerate some errors in the stored data. Such error tolerance can be exploited to reduce the refresh rate in GC-eDRAM to achieve a substantial decrease in power consumption at the cost of an increase in cell failure probability. In this paper, we present the first fabricated and fully functional GC-eDRAM in a 28-nm bulk CMOS technology. The array, which is based on a novel mixed-VT four-transistor (4T) gain cell with internal feedback (IFGC) optimized for high performance, features a small silicon footprint and supports high-performance operation. The proposed memory can be used with conservative (i.e., 100% reliable) computing paradigms, but also in the context of approximate computing, featuring a small silicon footprint and random access bandwidth. Silicon measurements demonstrate successful operation at 800 MHz under a 900-mv supply while retaining between 30% and 45% lower bitcell area than a single-ported six-transistor (6T) SRAM and a two-ported six-transistor (8T) SRAM in the same technology.
科研通智能强力驱动
Strongly Powered by AbleSci AI