材料科学
薄膜晶体管
排水诱导屏障降低
光电子学
晶体管
信道长度调制
接触电阻
阈值电压
泄漏(经济)
电极
平面的
阈下传导
频道(广播)
电气工程
电压
纳米技术
图层(电子)
化学
计算机科学
工程类
计算机图形学(图像)
物理化学
经济
宏观经济学
作者
Xuemei Yin,Delang Lin,Yan Yu-pei,Yi Li,Weimin Ma
出处
期刊:AIP Advances
[American Institute of Physics]
日期:2023-10-01
卷期号:13 (10)
被引量:2
摘要
Vertical thin-film transistors (V-TFTs) with an InSnO-stabilized ZnO channel were fabricated. The vertical architecture enables devices with submicron channel lengths (≤500 nm) to afford delivering drain current greatly exceeding that of conventional planar TFTs. Due to the submicron length of the V-TFT channel, an on/off state current higher than 107 can be achieved even with a drain voltage of 0.01 V, and the subthreshold swing was kept in the tens of mV/dec range owing to the efficacious device preparation. In order to understand the influence of structures on the device performance, the source–drain (S/D) contact and the channel length of V-TFTs were designed and studied. The results show that the increase in the contact area between the active layer and the S/D region can reduce the S/D contact resistance, thus affecting the drain current across the threshold region. When the channel length is shortened to a deep submicron size, the electrostatic coupling between the source and drain electrodes will lead to a decrease in the S/D barrier. This leads to the leakage-induced barrier reduction effect of V-TFTs.
科研通智能强力驱动
Strongly Powered by AbleSci AI