计算机科学
冗余(工程)
容错
嵌入式系统
隐藏物
故障注入
软件容错
软件
计算机体系结构
并行计算
操作系统
作者
Shashikiran Venkatesha,Ranjani Parthasarathi
摘要
Rapid progress in the CMOS technology for the past 25 years has increased the vulnerability of processors towards faults. Subsequently, focus of computer architects shifted towards designing fault-tolerance methods for processor architectures. Concurrently, chip designers encountered high order challenges for designing fault tolerant processor architectures. For processor cores, redundancy-based fault tolerance methods for fault detection at core level, micro-architectural level ,thread level , and software level are discussed. Similar applicable redundancy-based fault tolerance methods for cache memory, and hardware accelerators are presented in the article. Recent trends in fault tolerant quantum computing and quantum error correction are also discussed. The classification of state-of-the-art techniques is presented in the survey would help the researchers to organize their work on established lines.
科研通智能强力驱动
Strongly Powered by AbleSci AI