纳米线
绝缘体上的硅
泄漏(经济)
材料科学
鳍
量子隧道
凝聚态物理
光电子学
工作温度
电气工程
物理
硅
复合材料
工程类
宏观经济学
经济
作者
Michelly de Souza,Jaime C. Rodrigues,Genaro Mariniello,M. Cassé,Sylvain Barraud,M. Vinet,Olivier Faynot,Marcelo Antonio Pavanello
标识
DOI:10.1109/wolte55422.2022.9882780
摘要
In this work, an experimental evaluation of the gate-induced drain leakage (GIDL) of vertically stacked SOI nanowire (NW) FETs is carried out, as a function of temperature for the first time. It is shown that at room temperature, NW width decrease improves gate coupling favoring longitudinal band-to-band-tunneling, which increases normalized GIDL current. The increase of GIDL current with fin narrowing becomes more pronounced with temperature reduction. The influence of fin width has been evaluated, showing that GIDL variation with temperature depends on the device geometry.
科研通智能强力驱动
Strongly Powered by AbleSci AI