球栅阵列
中间层
基质(水族馆)
材料科学
集成电路封装
电子包装
电子工程
计算机科学
图层(电子)
光电子学
集成电路
工程类
复合材料
蚀刻(微加工)
焊接
地质学
海洋学
作者
Joonsung Kim,Ji Suk Choi,Sanguk Kim,Jah Yeon Choi,Yong‐Jin Park,Gyoungbum Kim,Sangyu Kim,Sangwook Park,Hwasub Oh,Seok Won Lee,Tae-Je Cho,Dong Wook Kim
出处
期刊:Electronic Components and Technology Conference
日期:2021-06-01
被引量:12
标识
DOI:10.1109/ectc32696.2021.00059
摘要
The demand for high density and high performance package is increasing as AI and server market continues to grow. The demand for low cost packaging solution is stronger than ever, too. Conventional flip-chip ball grid array (FCBGA) package with multi-layered substrate (typically over 10 layers) suffers from the high cost of the substrate. The high cost of the substrate comes from the yield loss due to high layer count and large unit size. In this paper, we present the cost-effective packaging solution for high-performance server application, which consists of panel level package (PLP) interposer and conventional coarse pattern substrate. The basic concept is to divide the multi-layered FCBGA substrate into two substrates. One is the PLP interposer of fine pattern with fan-out panel level RDL technology, which is used for signal routing. The other is the coarse pattern substrate by low cost technology, which is used for power delivery. The partitioning of the FCBGA substrate works as a cost-effective solution because of the use of the low cost technology and higher total yield. We have demonstrated that the 10-layered FCBGA substrate could be partitioned into the 5-layered PLP interposer and the 8-layered coarse pattern substrate. In the assembly process, the PLP interposer was mounted on the coarse pattern substrate first and then the ASIC was assembled on the PLP interposer. The package warpage was within 100 um both at room temperature and high temperature. The simulation result of the return loss satisfied the characteristic criteria up to 28GHz.
科研通智能强力驱动
Strongly Powered by AbleSci AI