锁相环
抖动
压控振荡器
采样(信号处理)
dBc公司
电容
相位噪声
探测器
CMOS芯片
电气工程
物理
相位检测器
电子工程
计算机科学
电压
工程类
量子力学
电极
作者
Jiang Gong,Edoardo Charbon,Sebastiano Foti,Masoud Babaie
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2022-02-01
卷期号:57 (2): 492-504
被引量:15
标识
DOI:10.1109/jssc.2021.3105335
摘要
This article presents a low-jitter and low-spur charge-sampling phase-locked loop (CSPLL). A charge-domain sub-sampling phase detector is introduced to achieve a high phase-detection gain and to reduce the PLL in-band phase noise. Even without employing any power-hungry isolation buffers, the proposed phase detector dramatically suppresses the reference spurs by both minimizing the modulated capacitance seen by the voltage-controlled oscillator (VCO) tank and by reducing the duty cycle of the sampling clock. A 50- $\mu \text{W}$ RF-dividerless frequency-tracking loop is also introduced to lock the CSPLL robustly when the VCO faces a sudden frequency disturbance. Fabricated in a 40-nm CMOS process, the prototype CSPLL occupies a core area of 0.13 mm 2 and synthesizes 9.6-to-12-GHz tones using a 100-MHz reference. At 11.2 GHz, it achieves a reference spur of −77.3 dBc and an RMS jitter of 48.6 fs while consuming 5 mW.
科研通智能强力驱动
Strongly Powered by AbleSci AI