多重图案
鳍
光刻
临界尺寸
过程(计算)
钥匙(锁)
材料科学
进程窗口
蚀刻(微加工)
极紫外光刻
平版印刷术
生产线后端
计算机科学
逻辑门
光电子学
纳米技术
电子工程
图层(电子)
工程类
抵抗
光学
物理
复合材料
操作系统
计算机安全
作者
Yushu Yang,Bowen Wang,Qiang Wu,Yanli Li,Yibo Wang,Yuning Zhu,Yongjian Luo,Weihao Lin,Qingqing Wu,Jianjun Zhu,Shoumian Chen,Ying Zhang
标识
DOI:10.1109/cstic49141.2020.9282464
摘要
When CMOS technologies entered nanometer scales, FinFET has become one of the most promising devices because of its superior electrical characteristics. The 5 nm FinFET logic process is the cutting-edge technology currently being developed by the world's leading foundries. With the shrinkage in size, the usage of various multiple patterning methods (e.g., Self-Aligned Double Patterning, SADP, or Self-Aligned Quadruple Patterning, SAQP, Litho-Etch-Litho-Etch, LELE, 2D cut) becomes more and more frequent. In this study, we will briefly introduce 5 nm logic key layer process approach with EUV photolithography technology and, as an example, present in detail the 5 nm Fin patterning process with a Fin pitch of 24 nm based on the SAQP patterning method. Key process challenges are also discussed such as Critical Dimension Uniformity (CDU) and pitch walking. Finally, we proposed the Module Technical Specification (MTS) of 5 nm Fin SAQP key process as a reference. Moreover, we co-work with NAURA to develop 5 nm Fin SAQP etch processes on domestic made etcher tool NAURA NMC612D with very good initial results.
科研通智能强力驱动
Strongly Powered by AbleSci AI