最低有效位
CMOS芯片
管道(软件)
像素
位(键)
计算机科学
图像传感器
帧(网络)
帧速率
计算机硬件
功率(物理)
采样(信号处理)
栏(排版)
噪音(视频)
低功耗电子学
相关双抽样
电子工程
图像(数学)
工程类
物理
人工智能
电信
探测器
操作系统
量子力学
放大器
程序设计语言
计算机安全
功率消耗
作者
Changsun Baek,Chaeyeol Lim,Daeyun Kim,Minkyu Song
标识
DOI:10.1109/esscirc.2012.6341277
摘要
In this paper, a 320×240 pixel, 80 frame/s CMOS image sensor with a low power dual correlated double sampling (CDS) scheme is presented. A novel 8-bit hold-and-go counter in each column is proposed to obtain a 10-bit resolution. Furthermore, dual CDS and a configurable counter scheme are also discussed to realize efficient power reduction. With these techniques, the digital counter consumes at least 43% and at most 61% less power compared with the column counter type, and the frame rate is approximately 40% faster than the double memories type due to a partial pipeline structure without additional memories. The prototype sensor was fabricated in a Samsung 0.13μm 1P4M CMOS process and used a 4T APS with a pixel pitch of 2.25μm. The measured column fixed pattern noise (FPN) is 0.10 LSB.
科研通智能强力驱动
Strongly Powered by AbleSci AI