覆盖
计算机科学
扫描仪
GSM演进的增强数据速率
过程控制
光刻
薄脆饼
控制逻辑
过程(计算)
嵌入式系统
分布式计算
计算机硬件
工程类
操作系统
电气工程
电信
光学
物理
人工智能
作者
Woong Jae Chung,John Tristan,Karsten Gutjahr,Lokesh Subramany,Chen Li,Yulei Sun,Mark Yelverton,Young Ki Kim,Jeong Soo Kim,Chin-Chou Kevin Huang,William E. Pierson,Ramkumar Karur-Shanmugam,Brent Riggs,Sven Jug,John C. Robinson,Lipkong Yap,Vidya Ramanathan
摘要
As photolithography will continue with 193nm immersion multiple patterning technologies for the leading edge HVM process node, the production overlay requirement for critical layers in logic devices has almost reached the scanner hardware performance limit. To meet the extreme overlay requirements in HVM production environment, this study investigates a new integrated overlay control concept for leading edge technology nodes that combines the run-to-run (R2R) linear or high order control loop, the periodic field-by-field or correction per exposure (CPE) wafer process signature control loop, and the scanner baseline control loop into a single integrated overlay control path through the fab host APC system. The goal is to meet the fab requirements for overlay performance, lower the cost of ownership, and provide freedom of control methodology. In this paper, a detailed implementation of this concept will be discussed, along with some preliminary results.
科研通智能强力驱动
Strongly Powered by AbleSci AI