炸薯条
十字线
计算机科学
晶体管
建筑
计算机体系结构
工程类
电气工程
电信
艺术
视觉艺术
薄脆饼
电压
作者
Yinhe Han,Haobo Xu,Meixuan Lu,Haoran Wang,Junpei Huang,Ying Wang,Yujie Wang,Min Feng,Qi Liu,Ming Liu,Ninghui Sun
标识
DOI:10.1016/j.fmre.2023.10.020
摘要
As Moore’s Law comes to an end, the implementation of high-performance chips through transistor scaling has become increasingly challenging. To improve performance, increasing the chip area to integrate more transistors has become an essential approach. However, due to restrictions such as the maximum reticle area, cost, and manufacturing yield, the chip’s area cannot be continuously increased, and it encounters what is known as the ”area-wall”. In this paper, we provide a detailed analysis of the area-wall and propose a practical solution, the Big Chip, as a novel chip form to continuously improve performance. We introduce a performance model for evaluating Big Chip and discuss its architecture. Finally, we derive the future development trends of the Big Chip.
科研通智能强力驱动
Strongly Powered by AbleSci AI