加法器
操作数
查阅表格
现场可编程门阵列
计算机科学
二进制数
计算机硬件
还原(数学)
并行计算
栏(排版)
算术
数学
电信
延迟(音频)
几何学
帧(网络)
程序设计语言
标识
DOI:10.1109/teeccon54414.2022.9854831
摘要
Compact addition circuits for new Xilinx Versal FPGA devices are presented in this paper. A new column compression technique that achieves complete logic utilization of Versal LUT6 is discussed. This technique enables area reduction for multi-operand adders. The LUT count for multi-operand addition is reduced by up to 50% compared to previous generation FPGAs. Compact binary adders, which are smaller by 25%, are also discussed. The proposed binary adders have lower performance compared to standard method due to not using dedicated carry chain.
科研通智能强力驱动
Strongly Powered by AbleSci AI