PCI Express
抖动
电子工程
计算机科学
带宽(计算)
有限冲激响应
发射机
误码率
背板
均衡(音频)
频道(广播)
工程类
计算机硬件
电信
现场可编程门阵列
作者
Karla G. López-Araiza,Francisco E. Rangel-Patiño,Jorge E. Ascencio-Blancarte,Edgar A. Vega-Ochoa,José E. Rayas‐Sánchez,O. Longoria-Gándara
标识
DOI:10.1109/laedc58183.2023.10209113
摘要
The continuously increasing bandwidth demand from new applications has led to the development of the new peripheral component interconnect express (PCIe) Gen6, reaching data rates of 64 giga-transfers per second (GT/s) and adopting the pulse amplitude modulation 4-level (PAM4) signaling scheme. While PAM4 solves the bandwidth requirements, it brings new challenges for the physical channel design. PAM4 is more susceptible to errors due to various noise sources caused by reduced voltage (and timing) ranges, yielding a higher bit error rate (BER). It also introduces new challenges in slicers, transition jitter, and equalizers, making of equalization (EQ) a critical process for PAM4 signaling. In this paper, we propose a multistage continuous-time linear equalizer (CTLE) with high-band, mid-band, and low-band frequency boost stages to deal with highly lossy channels. Given the complexity of EQ of multi-level signals, optimization techniques are used, including an efficient optimization of the transmitter finite impulse response (FIR) filter and the receiver CTLE tuning.
科研通智能强力驱动
Strongly Powered by AbleSci AI