逐次逼近ADC
带宽(计算)
CMOS芯片
电子工程
12位
转换器
无杂散动态范围
奈奎斯特频率
计算机科学
模数转换器
时域
电压
比较器
电气工程
工程类
电信
计算机视觉
作者
Amy Whitcombe,Chun C. Lee,Asma Beevi Kuriparambil Thekkumpate,Somnath Kundu,Jaykant Timbadiya,Abhishek Agrawal,Brent Carlton,Peter Sagazio,Stefano Pellerano,Christopher Hull
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2023-01-02
卷期号:58 (4): 972-982
被引量:7
标识
DOI:10.1109/jssc.2022.3231783
摘要
Compact, high-bandwidth analog-to-digital converters (ADCs) with moderate resolution are a critical building block in high-speed communication links. In this work, a hybrid time and voltage domain ADC is presented that uses a single high-speed voltage-to-time converter (VTC) as a high-bandwidth sampling buffer for a four-way time-interleaved successive approximation (SAR) ADC. Time-domain encoding also enables a low-power 3b SAR assist time-to-digital converter (TDC) to enhance SAR speed with minimal calibration. A 0.0045 mm2 prototype fabricated in 22 nm fin field-effect transistor (FinFET) CMOS provides 13 GHz effective resolution bandwidth (ERBW) and consumes 6.0 mW with a Nyquist signal-to-noise-and-distortion ratio (SNDR) of 38 dB at 3.8 GS/s, for 24.4 fJ/step Walden FoM.
科研通智能强力驱动
Strongly Powered by AbleSci AI