逻辑电平
CMOS芯片
电压
电气工程
功率消耗
自举(财务)
低压
计算机科学
低功耗电子学
功率(物理)
移相模块
电子工程
工程类
物理
数学
计量经济学
插入损耗
量子力学
作者
Peijun Liu,Xueqiang Wang,Dong Wu,Zhigang Zhang,Liyang Pan
标识
DOI:10.1109/iscas.2010.5537521
摘要
A novel high-speed and low-power negative level shifter suitable for low voltage applications is presented. To reduce the switching delay and leakage current, a novel bootstrapping technique is designed for the level shifter. Furthermore, a pull-down driver is proposed to have high driving capability under different operation modes. The circuit has been designed in 130 nm 1.5 V/5 V triple-well CMOS technology with a nominal power supply V DD of 1.5 V and a negative voltage of -4.5 V. Simulation results show that the switching delay and power consumption have been significantly reduced by roughly 62% and 65%, respectively. In addition, the proposed level shifter realizes a wide operation margin with a lower V DD compared to conventional implementations.
科研通智能强力驱动
Strongly Powered by AbleSci AI