微电子
研磨
抛光
薄脆饼
磨料
化学机械平面化
材料科学
晶片切割
机械工程
纳米技术
冶金
工程类
出处
期刊:Microelectronics International
[Emerald (MCB UP)]
日期:2019-09-27
卷期号:36 (4): 150-159
被引量:6
标识
DOI:10.1108/mi-05-2019-0024
摘要
Purpose This paper aims to review recent advances and applications of abrasive processes for microelectronics fabrications. Design/methodology/approach More than 80 patents and journal and conference articles published recently are reviewed. The topics covered are chemical mechanical polishing (CMP) for semiconductor devices, key/additional process conditions for CMP, and polishing and grinding for microelectronics fabrications and fan-out wafer level packages (FOWLPs). Findings Many reviewed articles reported advanced CMP for semiconductor device fabrications and innovative research studies on CMP slurry and abrasives. The surface finish, sub-surface damage and the strength of wafers are important issues. The defects on wafer surfaces induced by grinding/polishing would affect the stability of diced ultra-thin chips. Fracture strengths of wafers are dependent on the damage structure induced during dicing or grinding. Different thinning processes can reduce or enhance the fracture strength of wafers. In the FOWLP technology, grinding or CMP is conducted at several key steps. Challenges come from back-grinding and the wafer warpage. As the Si chips of the over-molded FOWLPs are very thin, wafer grinding becomes critical. The strength of the FOWLPs is significantly affected by grinding. Originality/value This paper attempts to provide an introduction to recent developments and the trends in abrasive processes for microelectronics manufacturing. With the references provided, readers may explore more deeply by reading the original articles. Original suggestions for future research work are also provided.
科研通智能强力驱动
Strongly Powered by AbleSci AI