波特
抖动
衰减
物理
CMOS芯片
带宽(计算)
电气工程
振幅
比较器
电子工程
计算机科学
光电子学
电信
工程类
光学
电压
传输(电信)
作者
Pier Andrea Francese,Thomas Toifl,P. Buchmann,Matthias Brändli,Christian Menolfi,Marcel Kossel,Thomas Morf,Lukas Kull,Tom Løgstrup Andersen
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2014-11-01
卷期号:49 (11): 2490-2502
被引量:24
标识
DOI:10.1109/jssc.2014.2344008
摘要
A 16 Gb/s I/O link receiver fabricated in 22 nm CMOS SOI technology is presented. Attenuation and ISI of transmitted NRZ data across PCB channels are equalized with a CTLE feeding an 8-tap DFE. The first tap uses digital speculation and the following seven taps are realized by means of the switched-capacitor technique. Timing recovery and control are performed with a Mueller-Müller type-A baud-rate CDR. The architecture is half-rate and requires one phase rotator. In total, each slice has six comparators to recover data and timing information. The secondorder digital CDR operates at quarter-rate and features a low-latency implementation of the proportional path. At 16 Gb/s, 1 Vppd PRBS31 data transmitted without FFE equalization is recovered across a PCB channel with 34 dB attenuation at 8 GHz. The measured tracking bandwidth is 31 kppm (16 GHz ± 496 MHz), and an amplitude of 3 UIPP is tolerated at 1 MHz sinusoidal jitter. The sinusoidal jitter amplitude tolerance measured at 10 Gb/s is 0.4 UIPP at 10 MHz and remains above 0.2 UIPP up to 1 GHz with PRBS31 data recovered (BER <; 10 -12 ) across a PCB channel with 27 dB attenuation at 5 GHz. The power efficiency is 3.7 mW/Gb/s, including the full-rate clock receiver.
科研通智能强力驱动
Strongly Powered by AbleSci AI