路由器
网状网络
计算机科学
计算机网络
物理
工程类
嵌入式系统
操作系统
无线
作者
Praveen Salihundam,Shailendra Jain,T. Jacob,Sunil Kumar,Vasantha Erraguntla,Yatin Hoskote,S. Vangal,G. Ruhl,Nitin Borkar
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2011-04-01
卷期号:46 (4): 757-766
被引量:103
标识
DOI:10.1109/jssc.2011.2108121
摘要
A packet-switched 6 × 4 2-D mesh network providing 2 Tb/s of bisectional bandwidth with a per-hop latency of 4-cycles, forms the high performance communication fabric for a Single-Chip Cloud Computer (SCC) with 48 Pentium™ class IA-32 cores. The fabric operates on an independent power supply and frequency domain. The router micro-architecture achieves over 90% network utilization by effective use of a single-cycle Wrapped Wave-Front Allocator (WWFA) and virtual channel (VC) flow control. A router transit latency of 2 ns is achieved through early buffer write, route pre-computation and a single-cycle WWFA implementation. This 640 K transistor, 1.32 mm 2 router operates at 2 GHz at 1.1 V while dissipating 550 mW. The 24-node mesh network with 1.28 Tb/s router and 16B, 5.4 mm wide links consumes only 5% of the chip area, 1.2% of the transistors and 10% of total chip power at 1.1 V in a 45 nm nine-metal CMOS process. The router energy efficiency scales from 1.3 Tb/s/W to 7.2 Tb/s/W over a dynamic voltage range from 0.7 V to 1.25 V.
科研通智能强力驱动
Strongly Powered by AbleSci AI