材料科学
热的
基质(水族馆)
散热片
计算机冷却
计算机科学
堆栈(抽象数据类型)
水冷
热阻
传热
光电子学
嵌入式系统
炸薯条
主动冷却
被动冷却
结温
计算机硬件
电子工程
电子设备和系统的热管理
空气冷却
电气工程
工程类
电信
地质学
海洋学
程序设计语言
作者
Keiji Matsumoto,Hiroyuki Mori,Yasumitsu Orii
出处
期刊:International Conference on Electronics Packaging
日期:2016-04-20
被引量:3
标识
DOI:10.1109/icep.2016.7486804
摘要
When a 3D chip stack is composed of some memories and a logic device such as processor, the logic device has been assumed to be located as a bottom chip in wide I/O and HBM applications. On the other hand, for high-end server applications, a processor needs to be located as a top chip because it needs to be cooled efficiently. In this case, many Through Silicon Vias (TSVs) are necessary in a memory (bottom chip), because a processor (top chip) requires many electrical connections (power, ground, signal) with a substrate [1]. However, when effective cooling from the bottom side of chips ( from the substrate side) is achieved, a processor can be located as a bottom chip, and only a small numbers of TSVs are required in a processor which electrically connects a memory and a substrate [2,3].
科研通智能强力驱动
Strongly Powered by AbleSci AI