双极结晶体管
原位
压力(语言学)
材料科学
晶体管
光电子学
电气工程
工程类
物理
电压
语言学
哲学
气象学
作者
Y. Liu,Gaspard Hiblot,Mario González,Kris Vanstreels,Dimitrios Velenis,Mustafa Badaroglu,Geert Van der Plas,Ingrid De Wolf
标识
DOI:10.1109/iedm.2018.8614573
摘要
This work presents a new methodology to investigate in-situ the impact of vertical stress on the electrical characteristics of semiconductor devices. It is applied for the first time on III-V Heterojunction Bipolar Transistors (HBT). It combines a nanoindenter, which is used to apply controlled vertical forces on the sample surface, with in-situ electrical measurements using micro probes. The HBT devices are shown to be significantly affected by vertical stress: both the current and the capacitance show a reduction with increasing compressive vertical stress. The observations are confirmed by TCAD simulations This method can be employed to extract the sensitivity of advanced devices to vertical (out-of-plane stress) which is a growing concern in packaging and 3D integration.
科研通智能强力驱动
Strongly Powered by AbleSci AI