倒装芯片
材料科学
分层(地质)
复合材料
堆栈(抽象数据类型)
芯片级封装
应变能释放率
低介电常数
热膨胀
电子工程
断裂韧性
光电子学
图层(电子)
计算机科学
工程类
构造学
生物
胶粘剂
古生物学
俯冲
薄脆饼
程序设计语言
作者
Charlie Jun Zhai,U. Ozkan,A. DubeySidharth,R.C. Blish,R.N. Master
标识
DOI:10.1109/ectc.2006.1645735
摘要
Chip-package-interaction (CPI) induced BEoL (back-end-of-line) delamination has emerged as a major reliability concern with the adoption of Cu/low-k as the mainstream BEoL technology. To study the dependence of Cu/low-k delamination on package underfill material properties and BEoL stack up configuration, a multi-level finite element analysis modeling technique was developed to perform fracture mechanics analysis for a high performance organic flip chip package with Cu/low-k backend technology. Realistic patterned interconnect features were explicitly modeled at the BEoL level. Global analysis revealed the possibility of two failure modes: near-bump delamination and corner delamination. Modeling and experimental results demonstrated that the reduced elastic modulus of the inter-layer dielectric lead to greater probability of CPI-related delamination for both failure modes. Replacing oxide by low-k dielectric resulted in a 3times increase of energy release rate. Hybrid BEoL stack up can effectively reduce the energy release rate by approximately 40% vs. all low-k BEoL stack up. The impact of package underfill modulus on CPI-related reliability is two fold: while reducing underfill modulus helps to prevent corner delamination, it accelerates the near-bump delamination. Higher underfill CTE (coefficient of thermal expansion) increased the risk of Cu/low-k delamination. The modeling also indicated that die size is not the limiting factor for CPI reliability
科研通智能强力驱动
Strongly Powered by AbleSci AI