德拉姆
带宽(计算)
炸薯条
CMOS芯片
摇摆
计算机科学
电子工程
功率消耗
时钟频率
电压
低功耗电子学
电气工程
嵌入式系统
功率(物理)
计算机硬件
工程类
电信
物理
机械工程
量子力学
作者
Keunsoo Song,Sangkwon Lee,Dongkyun Kim,Youngbo Shim,Sang-Il Park,Bokrim Ko,Duckhwa Hong,Yongsuk Joo,Wooyoung Lee,Yongdeok Cho,Woo-Yeol Shin,Jaewoong Yun,Hyengouk Lee,Jeonghun Lee,Eunryeong Lee,Namkyu Jang,Jaemo Yang,Hae-Kang Jung,Joohwan Cho,Hyeongon Kim,Jinkook Kim
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2015-08-01
卷期号:50 (8): 1945-1959
被引量:16
标识
DOI:10.1109/jssc.2015.2429588
摘要
The demands on higher bandwidth with reduced power consumption in mobile market are driving mobile DRAM with advanced design techniques. Proposed LPDDR4 in this paper achieves over 39% improvement in power efficiency and over 4.3 Gbps data rate with 1.1 V supply voltage. These are challenging targets compared with those of LPDDR3. This work describes design schemes employed in LPDDR4 to satisfy these requirements, such as multi-channel-per-die architecture, multiple training modes, low-swing interface, DQS and clock frequency dividing, and internal reference for data and command-address signals. This chip was fabricated in a 3-metal 2y-nm DRAM CMOS process.
科研通智能强力驱动
Strongly Powered by AbleSci AI