材料科学
异质结
石墨烯
晶体管
光电子学
堆积
纳米技术
制作
数码产品
单层
逻辑门
电压
电气工程
物理
工程类
医学
替代医学
核磁共振
病理
作者
Woo Jong Yu,Zheng Li,Hailong Zhou,Yu Chen,Yang Wang,Yu Huang,Xiangfeng Duan
出处
期刊:Nature Materials
[Springer Nature]
日期:2012-12-16
卷期号:12 (3): 246-252
被引量:847
摘要
Graphene has attracted considerable interest for future electronics, but the absence of a bandgap limits its direct applicability in transistors and logic devices. Recently, other layered materials such as molybdenum disulphide (MoS(2)) have been investigated to address this challenge. Here, we report the vertical integration of multi-heterostructures of layered materials for the fabrication of a new generation of vertical field-effect transistors (VFETs) with a room temperature on-off ratio > 10(3) and a high current density of up to 5,000 A cm(-2). An n-channel VFET is created by sandwiching few-layer MoS(2) as the semiconducting channel between a monolayer graphene sheet and a metal thin film. This approach offers a general strategy for the vertical integration of p- and n-channel transistors for high-performance logic applications. As an example, we demonstrate a complementary inverter with a larger-than-unity voltage gain by vertically stacking graphene, Bi(2)Sr(2)Co(2)O(8) (p-channel), graphene, MoS(2) (n-channel) and a metal thin film in sequence. The ability to simultaneously achieve a high on-off ratio, a high current density and a logic function in such vertically stacked multi-heterostructures can open up possibilities for three-dimensional integration in future electronics.
科研通智能强力驱动
Strongly Powered by AbleSci AI